BUILDING A ROM WITH XILINX WEBPACK

1. Open your project.
2. Project -> New Source.
   a. Select VHDL module
   b. File Name: “InstROM”
   c. Select Next
   d. Port Name “InstAddress”, in, MSB=7, LSB=0 (for a 256-entry ROM)
   e. Port Name “InstOut”, out, MSB=8, LSB=0
   f. Select Next
   g. Select Finish
3. Edit the VHDL code in InstROM.vhd, so it looks like this:

```vhdl
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;

entity InstROM is
    Port ( InstAddress : in std_logic_vector(7 downto 0);
           InstOut : out std_logic_vector(8 downto 0));
end InstROM;

architecture Behavioral of InstROM is

    type ROM_Array is array (0 to 255) of std_logic_vector(8 downto 0);
    constant Content: ROM_Array := (
        B"000100100",
        B"100000001",
        B"000010010",
        B"111111111",
        B"000000011",
        others => B"000000000" );

begin

    InstOut <= Content(conv_integer(InstAddress));

end Behavioral;
```

This is for a 256-entry ROM (8-bit PC), 9 bits wide (9 bit instructions). The values in red are those that would change for a different sized ROM. Notice that all the inputs are binary. This is because it wouldn’t allow hex numbers for 9-bit inputs.

Your ROM contents will be different (and much longer!). This puts hex 0x24 (binary 000100100) in location 0, 0x101 in location 1, 0x012 in location 2, etc.

4. In “Sources” Window, click InstROM.vhd.
5. In “Processes” window, click “Check Syntax” (in “Synthesize XST”) – correct errors.
6. In “Processes” window, click “Create Schematic Symbol” (in “Design Entry Utilities”)
7. Open Schematic in which you want to include your ROM.
8. “instrom” should now be added to your library of symbols. You may want to edit its shape to make it look nicer.
9. Test it alone to make sure it is reading the right values, with the bits in the order you expect, etc.

BUILDING A RAM WITH INITIALIZED VALUES WITH XILINX WEBPACK

- Open your project.
- Project -> New Source.
- Select VHDL module
  - File Name: “DataRAM”
  - Select Next
  - Port Name “DataAddress”, in, MSB=7,LSB=0 (for a 256-entry RAM)
  - Port Name “clk”, in
  - Port Name “ReadMem”, in
  - Port Name “WriteMem”, in
  - Port Name “DataIn”, in, MSB=7, LSB=0
  - Port Name “DataOut”, out, MSB=7, LSB=0
  - Select Next
  - Select Finish
- Edit the VHDL code DataRAM.vhd, so it looks like this:

```vhdl
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;

entity DataRAM is
  Port ( DataAddress : in std_logic_vector(7 downto 0);
         clk : in std_logic;
         ReadMem : in std_logic;
         WriteMem : in std_logic;
         DataIn : in std_logic_vector (7 downto 0);
         DataOut : out std_logic_vector(7 downto 0));
end DataRAM;

architecture Behavioral of DataRAM is

  type ram_type is array (0 to 255) of
    std_logic_vector(7 downto 0);
  signal tmp_ram: ram_type := (
    0 => X"F3",
    1 => X"06",
    24 => X"18",
    25 => X"19",
    26 => X"1a",
    27 => X"1b",
    28 => X"1c",
    29 => X"1d",
    30 => X"1e",
    31 => X"1f",
```

32 => X"20",
33 => X"21",
34 => X"22",
35 => X"23",
36 => X"24",
37 => X"25",
38 => X"26",
39 => X"27",
40 => X"28",
41 => X"29",
42 => X"2a",
43 => X"2b",
44 => X"2c",
45 => X"2d",
46 => X"2e",
47 => X"2f",
48 => X"30",
49 => X"31",
50 => X"32",
51 => X"33",
52 => X"34",
53 => X"35",
54 => X"36",
55 => X"37",
56 => X"38",
57 => X"39",
58 => X"3a",
59 => X"3b",
60 => X"3c",
61 => X"3d",
62 => X"3e",
63 => X"3f",
64 => X"40",
65 => X"41",
66 => X"42",
67 => X"43",
68 => X"44",
69 => X"45",
70 => X"46",
71 => X"47",
72 => X"48",
73 => X"49",
74 => X"4a",
75 => X"4b",
76 => X"4c",
77 => X"4d",
78 => X"4e",
79 => X"4f",
80 => X"50",
81 => X"51",
82 => X"52",
83 => X"53",
84 => X"54",
85 => X"55",
86 => X"56",
87 => X"57",
88 => X"58",
89 => X"59",
90 => X"5a",
91 => X"5b",
92 => X"5c",
93 => X"5d",
94 => X"5e",
95 => X"5f"
others => X"00");

begin
  process(ReadMem, DataAddress)
  begin
    if ReadMem='1' then
      DataOut <= tmp_ram(conv_integer(DataAddress));
    else
      DataOut <= (DataOut'range => 'Z');
    end if;
  end process;

  process(clk, WriteMem)
  begin
    if (clk'event and clk='1') then
      if WriteMem='1' then
        tmp_ram(conv_integer(DataAddress)) <= DataIn;
      end if;
    end if;
  end process;
end Behavioral;

This is for a 256-entry RAM (8-bit address). Your initial RAM contents will be exactly the same as specified here.

- In “Sources” window, click DataRAM.vhd
- In “Processes” window, click “Check Syntax” (in “Synthesize XST”) – correct errors.
- In “Processes” window, click “Create Schematic Symbol” (in “Design Entry Utilities”)
- Open Schematic in which you want to include your RAM.
- “dataram” should now be added to your library of symbols. You may want to edit its shape to make it look nicer.
- Test it alone to make sure it is reading the right values, with the bits in the order you expect, etc.